Frontiers of Information Technology & Electronic Engineering www.jzus.zju.edu.cn; engineering.cae.cn; www.springerlink.com ISSN 2095-9184 (print); ISSN 2095-9230 (online) E-mail: jzus@zju.edu.cn # Reversible binary subtractor design using quantum dot-cellular automata Jadav Chandra DAS<sup>1</sup>, Debashis DE<sup>‡1,2</sup> (¹Department of Computer Science and Engineering, West Bengal University of Technology, Kolkata 700064, India) (²Department of Physics, University of Western Australia, WA 6009, Australia) E-mail: jadav2u@gmail.com; dr.debashis.de@gmail.com Received Feb. 22, 2016; Revision accepted Aug. 23, 2016; Crosschecked Sept. 25, 2017 **Abstract:** In the field of nanotechnology, quantum dot-cellular automata (QCA) is the promising archetype that can provide an alternative solution to conventional complementary metal oxide semiconductor (CMOS) circuit. QCA has high device density, high operating speed, and extremely low power consumption. Reversible logic has widespread applications in QCA. Researchers have explored several designs of QCA-based reversible logic circuits, but still not much work has been reported on QCA-based reversible binary subtractors. The low power dissipation and high circuit density of QCA pledge the energy-efficient design of logic circuit at a nano-scale level. However, the necessity of too many logic gates and detrimental garbage outputs may limit the functionality of a QCA-based logic circuit. In this paper we describe the design and implementation of a DG gate in QCA. The universal nature of the DG gate has been established. The QCA building block of the DG gate is used to achieve new reversible binary subtractors. The proposed reversible subtractors have low quantum cost and garbage outputs compared to the existing reversible subtractors. The proposed circuits are designed and simulated using QCA Designer-2.0.3. #### 1 Introduction The world is moving from large circuitry fields to small circuitry fields. This causes higher complexity in device fabrication. Shrinking transistor sizes and power dissipation are the major barriers in the development of smaller and more powerful circuits. At least when the transistor size approaches the atomic scale, according to Moore's law, duplication of transistor density will not be possible. However, when scaling comes down to the subatomic level, many problems occur. Physical limits like quantum effects and nondeterministic behavior of small current, and such technological limits as high power consumption and design complexity, may hold back the future program of circuit scaling in conventional microelectronics. Hence, an alternative technology is required for future design. Quantum dot-cellular automata (QCA) is a transistorless, most promising nanotechnology that can be used to build nano-circuit (Lent and Tougaw, 1997; Orlov et al., 1997). The conventional computer is irreversible in nature; i.e., once a logic block generates the output bits, the input bits are lost. As an example, for a binary AND gate, when inputs are (1, 0) or (0, 1), we obtain a single '0' output, and the other bit '1' is destroyed. A single bit of information that is lost generates heat energy $k_{\rm B}T\ln 2$ , where $k_{\rm B}$ is the Boltzmann constant and T the absolute computing temperature (Landauer, 1961). A possible solution is reversible computing, where no bit is lost during computation. Hence, loss is minimized; i.e., a logically reversible circuit can consume less energy than any conventional circuit (Arjmand et al., 2013; Kianpour and Sabbaghi- <sup>&</sup>lt;sup>‡</sup> Corresponding author <sup>©</sup> ORCID: Debashis DE, http://orcid.org/0000-0002-9688-9806 © Zhejiang University and Springer-Verlag GmbH Germany 2017 Nadooshan, 2014). The currently used complementary metal oxide semiconductor (CMOS) technology consumes very low energy, lower than those required by any other technology. However, it has different problems, such as low device density and high current leakage (ITRS, 2005). Thus, reversible logic design in CMOS produces complexities. QCA can be used as an alternative solution to this problem because of its high device density and high switching speed. In OCA, information is stored based on the polarization of the cell and the message is passed without an interconnecting wire as in a traditional system (Lent et al., 1993; Zhang et al., 2004; Yang et al., 2012; Das and De, 2015; Farazkish and Khodaparast, 2015; Lakshmi et al., 2015). Hence, ohmic loss as in a currentcarrying wire does not take place. In this study, we have achieved the design and implementation of DG gate based reversible binary subtractors using QCA. Implementation and simulation of the proposed circuits are performed using QCA Designer-2.0.3. The subtractor is a major component used in the oscillator and for code conversion. In particular, to perform digital signal processing (DSP) in nanocommunication systems, a dedicated subtractor unit is essential. Thus, this study focuses on low power dissipation faster subtractor design through QCA. Extensive literature has been reported that characterizes the design of reversible logic circuits in QCA. Nevertheless, there is still a scope to add a new building block for QCA-based reversible logic computing. However, the promising technological basis of the reversible logic-computing paradigm is still unsolved. Keeping in mind the inherent properties of QCA, we have proposed reversible logic based new subtractors based on OCA. This work can be used to implement dedicated low power and faster subtractor units for DSP for nanocommunication systems. We have made the following contributions: (1) realization of a reversible DG gate using QCA; (2) investigation of the universal nature of the DG gate; (3) estimation of quantum cost of the DG gate; (4) DG gate based design of a reversible binary half-subtractor and full-subtractor and their implementation in QCA; (5) outline of comparative study with prior work; (6) estimation of the quantum cost of the proposed reversible QCA subtractors compared with conventional designs; (7) fault analysis and defect coverage of a single missing/additional cell for the proposed circuit. ### 2 Background materials #### 2.1 QCA overview A QCA cell consisting of four quantum dots (Lent and Tougaw, 1997) is shown in Fig. 1a. The dots provide a barrier to hold electrons within it. The dots are connected via a tunneling wire. Electrons can tunnel through these four dots via the tunneling wire (Gladshtein, 2013; Ghosh et al., 2014a; Hashemi and Navi, 2014). Two extra electrons are added to each QCA cell. The electrons occupy the antipodal position due to their mutual electrostatic repulsion. So, depending on the position of electrons in a QCA cell, two different structures may exist, termed 'polarization of the cell' and denoted by P (Das and De, 2016e; 2016f). As shown in Figs. 1b and 1c, the value of P can be +1 or -1. P=+1 and P=-1 indicate the logic values '1' and '0', respectively. P=0 indicates an unpolarized cell (Janez et al., 2012; Arjmand et al., 2013; Ghosh et al., 2014b), i.e., containing no information. Fig. 1 Different QCA cell polarizations: (a) P=0; (b) P=-1; (c) P=+1 The fundamental logic gate for the QCA device is the three-input majority gate (MV) (Fig. 2). The output of MV depends on its input majority (Das K and De, 2010a; 2011; Das JC and De, 2012; Das K et al., 2013; Das JC et al., 2015). Let A, B, C be the inputs to MV. Then the Boolean expression for MV can be written as $$M(A, B, C) = AB + BC + CA.$$ $$(1)$$ $$Input(A) Device cell Input(B) M(A, B, C) Outbut Input(B) Outbut$$ Input(C)- Fig. 2 The majority gate: (a) QCA schematic; (b) QCA layout By setting one of the inputs of MV to logic value '0' or '1', a logical AND-gate or OR-gate can be made, respectively. The QCA schematic and QCA layout of the AND-gate and OR-gate are shown in Figs. 3a and 3b, respectively (Das K and De, 2010b; 2011; Das JC and De, 2012; 2016d; Das K *et al.*, 2013; Das JC *et al.*, 2015). The corresponding Boolean expressions are $$M(A,B,0) = A.B, (2)$$ $$M(A, B, 1) = A + B.$$ (3) Fig. 3 The QCA logic AND-gate (a) and OR-gate (b) The QCA wire can be made by arranging the QCA cells consecutively. The flow of binary information through the QCA wire takes place by the electrostatic interaction between cells. The QCA wire is essential for carrying the information from one position to another within a QCA circuit. There are two types of QCA wire (Fig. 4). In 90° QCA wire, the entire array of QCA cells has identical polarization. In 45° QCA wire, the polarization alternates at every consecutive cell (Das K and De, 2010a; 2011; Das JC and De, 2012; Karim and Walus, 2014; Das K *et al.*, 2013; Das JC *et al.*, 2015). Fig. 4 The QCA 90° wire (a) and QCA 45° wire (b) The QCA inverter can be made by placing QCA cells at 45°, i.e., with corners in a position where they touch each other (Das and De, 2012; Karim and Walus, 2014; Das *et al.*, 2015). Due to the electrostatic interaction between cells, the logic values '0' and '1' are inverted to '1' and '0', respectively. These two basic types of QCA inverters are shown in Fig. 5 (Das *et al.*, 2013; Hayati and Rezaei, 2014). Fig. 5 QCA inverters QCA clocking consists of four-phase lagging by $\pi/2$ (Hennessy and Lent, 2001; Das and De, 2015), as shown in Fig. 6. This clocking scheme produces a new way to design logic circuits that are different from the CMOS circuit. In the 'switch phase', electrons start tunneling between dots, as the dots are influenced by the electrons of their neighboring cells. The QCA cell switches to a polarized state from an unpolarized state, and the barrier of the dot is raised. In the 'hold phase', a barrier of the dots is in the higher state, and electrons cannot tunnel between dots. The cells maintain their current state, i.e., fixed polarization. In the 'release phase', a barrier of the dots is lowered, electrons can tunnel between dots, and the state of the cell becomes unpolarized. In the 'relax phase', the barrier remains lowered and the cells stay in an unpolarized state (Dey et al., 2012; Pradhan and De, 2013; Das and De, 2015). Fig. 6 Four-phase clocking (a) and QCA operation during one clock phase (b) ### 2.2 Half-subtractor A half-subtractor performs subtraction of two bits, produces their differences, and specifies if there is any borrow. Let D be the difference of the two input bits X, Y. The output borrow B=0 as long as $X \ge Y$ . B will be 1 if X=0 and Y=1 (Mano and Ciletti, 2011). The output D is the result of the arithmetic operation 2B+X-Y. The Boolean functions of the two outputs are $$D = X'Y + XY', (4)$$ $$B = X'Y. (5)$$ ### 2.3 Full-subtractor A full-subtractor performs the subtraction of two bits and checks whether the lower significant stage may borrow 1 or not (Vankamamidi *et al.*, 2005). The Boolean functions for the difference bit and borrow bit are $$D = X'Y'Z + X'YZ' + XY'Z' + XYZ, \tag{6}$$ $$B = X'Y + X'Z + YZ, (7)$$ where X, Y, and Z are minuend, subtrahend, and previous borrow, respectively. #### 2.4 Related work Several studies have been conducted on QCA reversible logic design. The detection of multiple faults in the 1D array of reversible QCA gates was described by Ma et al. (2009). Thapliyal and Ranganathan (2010) designed concurrently testable conservative reversible latches, such as the SR latch, D latch, JK latch, and T latch, for molecular QCA. The defect analysis for the QCA circuit due to a single missing or an additional cell was performed by Thapliyal and Ranganathan (2010). Saravanan and Kalpana (2013) proposed a systematic and novel approach to incorporate reversible logic in QCA. Thapliyal and Ranganathan (2009a; 2009b) proposed a novel conservative reversible logic gate termed 'conservative QCA (CQCA)'. Further, this CQCA gate was used to design molecular QCA based concurrently testable circuits. The faulty output patterns caused by defects in the QCA Fredkin gate and CQCA gate have also been explored by Thapliyal and Ranganathan (2009a; 2009b). A novel conservative logic gate (CLG) was proposed by Das and De (2010b). A 3×3 QCA tile was used to achieve the nanostructure of CLG. Ottavi et al. (2011) described the design of ultra-low-power and high throughput pipelined architecture for QCA. A ripple carry adder and an XOR-tree parity checker were initially used to evaluate this pipelined architecture in terms of power consumption and throughput. Thapliyal et al. (2013) described the design of testable latches, such as double-edge triggered flip-flop and master-slave flip-flop, using conservative reversible logic gates. Two test vectors, all 0's and all 1's, were employed to evaluate the design. Besides, a new conservative gate, namely, the multiplexer conservative QCA (MX-CQCA) gate, was proposed by Thapliyal et al. (2013). The MX-CQCA gate is similar to the Fredkin gate and is irreversible in nature. It can function like a 2:1 multiplexer. The MX-CQCA gate outshines the Fredkin gate in terms of the number of MVs, circuit density, and speed. Shah et al. (2012) implemented a QCA-based multifunction reversible gate (BVMF). This BVMF gate can function as a comparator. It also outlines how a multifunction reversible gate can be organized to work as a universal gate. Das and De (2015) explored the design and implementation of a binary incrementer based on reversible logic and its incorporation in QCA. # 3 Reversible DG gate and its quantum dot-cellular automata implementation DG gate, invented by Dehghan *et al.* (2014), is a new reversible gate. A DG gate consists of three inputs and three outputs. The mapping from input to output is P=A, $Q=(A\oplus B)'$ , and $R=(A.(B'))\oplus C$ , where inputs are denoted by A, B, and C. The corresponding outputs are denoted by P, Q, and R. The block diagram is shown in Fig. 7. The truth table is outlined in Table 1. Fig. 7 The reversible DG gate: (a) block diagram; (b) quantum realization Table 1 Truth table of the DG gate | | Input | | | Output | | |---|-------|---|---|--------|---| | A | В | С | P | Q | R | | 0 | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 0 | 1 | 1 | | 0 | 1 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 0 | 1 | | 1 | 0 | 0 | 1 | 0 | 1 | | 1 | 0 | 1 | 1 | 0 | 0 | | 1 | 1 | 0 | 1 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | The majority gate expressions for different outputs of the proposed reversible QCA DG gate are drawn as $$P = A, (8)$$ $$Q = (M(M(A', B, 0), M(A, B', 0), 1))',$$ (9) $$R = M(M((M(A, B', 0))', C, 0), M(M(A, B', 0), C', 0), 1).$$ (10) The schematic of the QCA design for the DG gate and the corresponding QCA layout are shown in Figs. 8a and 8b, respectively. Fig. 8 The reversible DG gate: (a) QCA schematic; (b) QCA layout ### 3.1 Universatility of the DG gate The universal NAND gate can be realized using the DG gate (Fig. 9). If input C of the DG gate is fixed to logic 1, and input B is in the complemented form, then output line R generates (AB)'. Output at P and Q lines is considered a garbage output. Since the NAND gate is a universal logic gate, it exhibits the universal scenery of the DG gate. The truth table for the DG gate based NAND gate is derived in Table 2. Fig. 9 The NAND gate using the DG gate Table 2 The truth table of the NAND gate using the DG gate | Input | | Output | | | |-------|---|---------|---------|---------| | A | В | P (Gar) | Q (Gar) | R=(AB)' | | 0 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | | 1 | 0 | 1 | 1 | 1 | | 1 | 1 | 1 | 0 | 0 | The majority gate expressions for the outputs of the DG gate based NAND gate can be drawn as $$P = A, (11)$$ $$Q = (M(M(A', B', 0), M(A, B, 0), 1))',$$ (12) $$R = M(M((M(A,B,0))',1,0), M(M(A,B,0),0,0),1).$$ (13) The schematic of the QCA design for the DG gate based NAND gate is shown in Fig. 10a, and the corresponding QCA layout in Fig. 10b. Fig. 10 The NAND gate using the DG gate: (a) QCA schematic; (b) QCA layout #### 3.2 Quantum cost of the DG gate The quantum cost of any reversible gate is calculated by the number of CNOT gates $(2\times2)$ reversible gates) or quantum logic gates and NOT gates $(1\times1)$ reversible gates). The Quantum representation of a NOT gate and a CNOT gate is shown in Fig. 11. All reversible $2\times2$ gates have quantum cost taken as unity. The quantum cost is measured to zero for all $1\times1$ reversible gates (Smolin and DiVincenzo, 1996; Hung *et al.*, 2006). The reversible $1\times1$ gate, such as the NOT gate, is represented in V and $V^+$ form. V holds the square root of the NOT gate, while $V^+$ indicates its Hermitian. The V and $V^+$ gates have the following properties: (1) $V\times V=NOT$ ; (2) $V\times V^+=V^+\times V=I$ ; (3) $V^+\times V^+=NOT$ . The details of V and $V^+$ were described in Thapliyal and Ranganathan (2009a). Except in a few conditions, the quantum cost of the reversible logic gate can be obtained with the numbers of CNOT, V, and $V^+$ gates, which are the basic components of any reversible gate. Fig. 11 Quantum representation: (a) NOT gate; (b) CNOT gate Now consider the quantum representation of the DG gate as shown in Fig. 7b. It can be seen from Fig. 7b that the DG gate requires one controlled V gate, two CNOT gates, and two controlled $V^{\dagger}$ gates. Thus, the quantum cost of the DG gate is five. ### 4 Proposed reversible subtractor ### 4.1 Reversible half-subtractor If out of three inputs A, B, and C of the DG gate, as shown in Fig. 7a, input C is fixed to 0 and the positions of A and B are interchanged, then the outputs will be P=A, $Q=(A \oplus B)'$ , and R=BA'. Output Q is again transmitted through the reversible NOT gate to produce the difference bit, and the corresponding borrow bit is generated at output line R. The block diagram of the proposed reversible half-subtractor is shown in Fig. 12. The output at P is considered a garbage value. The Truth table of the DG gate based reversible half-subtractor is shown in Table 3. The majority gate based output expressions for a proposed reversible half-subtractor can be drawn as $$P = B, (14)$$ $$Q = (M(M(B', A, 0), M(B, A', 0), 1)')'$$ $$= M(M(B', A, 0), M(B, A', 0), 1),$$ (15) $$R = M(M((M(B, A', 0))', 0, 0), M(M(B, A', 0), 1, 0), 1).$$ (16) Fig. 12 The proposed reversible half-subtractor Table 3 The truth table of the proposed reversible half-subtractor | Inp | Input | | Output | | | |----------------|-------|---------|----------|----------|--| | $\overline{A}$ | В | P (Gar) | Q (Diff) | R (Borr) | | | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 1 | 1 | 1 | | | 1 | 0 | 0 | 1 | 0 | | | 1 | 1 | 1 | 0 | 0 | | The schematic of the QCA design for the proposed reversible half-subtractor is shown in Fig. 13a, and the corresponding QCA layout in Fig. 13b. #### 4.2 Reversible full-subtractor Table 4 presents the truth table of the proposed reversible full-subtractor. From this truth table, the equations for the difference bit and borrow bit can be derived as Diff= $A \oplus B \oplus C$ and Borr= $A'B \oplus ((A \oplus B)'.C)$ . Thus, using only two DG gates and two reversible NOT gates, the reversible full-subtractor can be achieved (Fig. 14). The proposed full-subtractor has two garbage outputs. The majority gate expressions of different outputs for the proposed reversible full-subtractor are described as $$Gar_1 = B, (17)$$ $$Gar_2 = C, (18)$$ $$Q = M(M(M(M(A',B,0),M(A,B',0),1)',C,0),$$ $$M(M(M(A',B,0),M(A,B',0),1),C',0),1),$$ (19) $$R = M(M(M((M(M(A,B',0),M(A,B',0),1))',$$ $$C,0)',M(A',B,0),0),M(M((M(M(A',B,0),$$ $$M(A,B',0),1))',C,0),(M(A',B,0))',0),1).$$ (20) The schematic of the QCA design for the proposed reversible full-subtractor is given in Fig. 15a, and the corresponding QCA layout is given in Fig. 15b. Fig. 13 The DG gate based reversible half-subtractor: (a) QCA schematic; (b) QCA layout Fig. 14 The proposed reversible full-subtractor Table 4 The truth table of the proposed reversible full-subtractor | | Input | | | Output | | | | |----------------|-------|---|------------------|------------------|------|------|--| | $\overline{A}$ | В | С | Gar <sub>1</sub> | Gar <sub>2</sub> | Diff | Borr | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Fig. 15 The proposed reversible full-subtractor: (a) QCA schematic; (b) QCA layout ### 5 Results and discussions All the proposed circuits are implemented and simulated using the QCA Designer tool and verified with theoretical values. The following parameters are used during simulation: cell width 20 nm, cell height 20 nm, dot diameter 5 nm, convergence tolerance 0.001000, number of samples 12 800, relative permittivity 12.900, radius of effect 65 nm, clock low 3.80000×10<sup>-23</sup> J, clock high 9.80000×10<sup>-22</sup> J, layer separation 11.50000 nm, clock amplitude factor 2.0000, and maximum number of iterations per sample 10 000. In this section, the simulation results of the proposed QCA circuits are explored. Circuit complexity analysis, quantum cost estimation, comparative study with previous design, and fault analysis have also been performed. # 5.1 Simulation results of the proposed QCA-based DG gate Fig. 16a shows the simulation results of the proposed QCA-based DG gate. The simulation results are compared with the theoretical values of the DG gate (Table 1). From Fig. 16a, it can be seen that the inputs are A=0, B=0, and C=0, and the outputs will be P=0, Q=1, and R=0. When A=0, B=0, and C=1, then P=0, Q=1, and R=1, and so on. Thus, the circuit works efficiently. ## 5.2 Simulation results of the proposed DG gate based NAND gate Simulation results of the proposed reversible NAND gate are shown in Fig. 16b. The output at the other output lines is considered a garbage value. These outputs are verified with the theoretical values of the reversible NAND gate (Table 2). From Fig. 16b, it can be seen that when C is permanently fixed at logic value zero, then the output value is R=0 only if A=1 and B=1, and R=1 otherwise. Thus, the circuit functions efficiently. ### 5.3 Simulation results of the reversible halfsubtractor Fig. 17a shows the simulation results of the proposed reversible half-subtractor. The simulation results are verified with the theoretical values of the reversible half-subtractor (Table 3). The simulation results given in Fig. 17a show that when the value of input C is fixed to 0, then if A=0 and B=0, the output will be Diff=0 and Borr=0. When A=0 and B=1, the output will be Diff=1 and Borr=1, and so on. This reflects that the circuit works efficiently. ### 5.4 Simulation results of the reversible fullsubtractor The simulation results of the proposed reversible full-subtractor are shown in Fig. 17b. The simulation results describe that if A=0, B=0, and C=0, the output will be Diff=0 and Borr=0. When A=0, B=0, and C=1, the output will be Diff=1 and Borr=1, and so on. The simulation results are tested and verified with the theoretical values of the proposed reversible full-subtractor (Table 4). This evaluation confirms that the design works efficiently and generates the required outputs. ### 5.5 Circuit complexity Table 5 shows the design complexity, i.e., the numbers of QCA cells, majority gates, inverters, and clocking zones required to design the proposed circuits. The DG gate, reversible NAND gate, and half-subtractor have the design complexities as follows: Fig. 16 Simulation results of the reversible QCA DG gate (a) and reversible QCA NAND gate (b) The arrow indicates that the output would appear after the first clock pulse Fig. 17 Simulation results of the reversible half-subtractor (a) and reversible full-subtractor (b) In (a) the arrow shows that the output for Borr and Diff appears after the first clock pulse; in (b) the arrows show that the difference bit and corresponding borrow bit appear at the third clock pulse 7 MVs, latency of 1.0, 123 or 125 cells, and 103680 nm<sup>2</sup> area. The full-subtractor is made using only 14 MVs, 12 inverters, with a latency of 2.0, 247 cells, and 256608 nm<sup>2</sup> area. ### 5.6 Quantum cost of the proposed reversible circuit The proposed reversible NAND gate and reversible half-subtractor are both made up of only one DG gate, whereas the reversible full-subtractor is composed of two DG gates. Thus, the quantum cost of the reversible NAND gate and reversible half-subtractor will be five $(5\times1)$ . The quantum cost of the reversible full-subtractor will be $10 (5\times2)$ (Table 6). # 5.7 Comparison of the proposed design with those in prior work The proposed reversible half-subtractor has 16.66% less quantum cost than an existing circuit (Thapliyal *et al.*, 2005; Thapliyal and Ranganathan, 2009b) (Table 7). In contrast, the proposed reversible full-subtractor has 41.17% and 16.66% less quantum cost than those proposed by Thapliyal *et al.* (2005) and Thapliyal and Ranganathan (2009b), respectively (Table 8). Similarly, the comparison with respect to garbage values and the required number of reversible gates has been performed. ### 5.8 Quantum cost of the QCA layout of the proposed reversible circuit Table 9 shows the quantum cost of the proposed reversible QCA circuit. The QCA layouts of the DG gate, reversible NAND gate, and reversible half-subtractor have the same quantum cost, i.e., 0.104. The quantum cost of the reversible full-subtractor is 1.028. #### 5.9 Conventional design and OCA-based design Table 10 illustrates the quantum cost of the traditional design and QCA-based design. The traditional design of the DG gate, reversible NAND gate, and reversible half-subtractor each has a quantum cost of 5, whereas in QCA design, it is 0.104. For the reversible full-subtractor, the values are 10 and 1.028, respectively. The comparison shows that the implementation of QCA has a very low quantum cost compared to the traditional approach. This reflects that the QCA-based design is cost-effective. | Table 5 | Circuit | comp | lexitv | |---------|---------|------|--------| | | ~ | | | | D | NI1 CMNI | NT1 | Tr. (.1 | C - 11 | A | T -4 | |-----------------|----------------------|-----------|------------|-----------|------------|---------------| | Proposed | Number of MVs and | Number of | Total area | Cell area | Area usage | Latency | | QCA circuit | inverters used | QCA cells | $(nm^2)$ | $(nm^2)$ | (%) | (clock cycle) | | DG gate | 7 MVs, 6 inverters | 123 | 103 680 | 39 852 | 38.43 | 1.0 | | NAND gate | 7 MVs, 7 inverters | 123 | 103 680 | 39 852 | 38.43 | 1.0 | | Half-subtractor | 7 MVs, 5 inverters | 125 | 103 680 | 40 500 | 39.06 | 1.0 | | Full-subtractor | 14 MVs, 12 inverters | 247 | 256 608 | 80 028 | 31.18 | 2.0 | Table 6 Quantum cost of the proposed reversible building blocks | Proposed | Number of | Quantum | Garbage | Constant | |--------------------|-----------|---------|---------|----------| | reversible circuit | DG gates | cost | value | input | | DG gate | - | 5 | _ | - | | NAND gate | 1 | 5 | 2 | 1 | | Half-subtractor | 1 | 5 | 1 | 1 | | Full-subtractor | 2 | 10 | 2 | 1 | Table 8 The proposed reversible full-subtractor and existing circuit | - | | | | |-----------------------------------------------------|------------------|----------------|-----------| | Reversible | Number of | Quantum | Garbage | | full-subtractor | reversible gates | cost | value | | Proposed circuit | 2 | 10 | 2 | | Existing circuit (Thap- | 5 | 17 | 9 | | liyal et al., 2005) | (60%) | (41.17%) | (77.77%) | | Existing circuit (Thapliyal and Ranganathan, 2009b) | 2<br>(0%) | 12<br>(16.66%) | 2<br>(0%) | Values in the brackets are improvements of the proposed circuit compared to the respective existing circuit Table 10 Quantum cost of the traditional design and QCA-based design | Proposed | Quantum cost | | | | |--------------------|--------------|-------|--|--| | reversible circuit | Traditional | QCA | | | | DG gate | 5 | 0.104 | | | | NAND gate | 5 | 0.104 | | | | Half-subtractor | 5 | 0.104 | | | | Full-subtractor | 10 | 1.028 | | | # 5.10 Proposed QCA DG gate and existing reversible QCA gate We have compared the proposed QCA DG gate with existing ones, including the QCA Feynman gate, TR gate, Peres gate, and Fredkin gate, in terms of area, latency, and QCA logic gate (Table 11). The complexity of the proposed QCA DG gate is higher than those of most existing reversible QCA gates. This is because more MVs and inverters are required to implement the QCA DG gate in our proposed gate. Table 7 The proposed reversible half-subtractor and existing circuit | Reversible | Number of | Quantum | Garbage | |-----------------------------------------------------|------------------|---------------|-----------| | half-subtractor | reversible gates | cost | value | | Proposed circuit | 1 | 5 | 1 | | Existing circuit (Thap- | 2 | 6 | 3 | | liyal et al., 2005) | (50%) | (16.66%) | (66.66%) | | Existing circuit (Thapliyal and Ranganathan, 2009b) | 1<br>(0%) | 6<br>(16.66%) | 1<br>(0%) | Values in the brackets are improvements of the proposed circuit compared to the respective existing circuit Table 9 Quantum cost of the proposed reversible QCA circuit | Proposed<br>QCA circuit | Area (μm²) | Latency (clock cycle) | Quantum cost (area×latency²) | |-------------------------|------------|-----------------------|------------------------------| | DG gate | 0.104 | 1.0 | 0.104 | | NAND gate | 0.104 | 1.0 | 0.104 | | Half-subtractor | 0.104 | 1.0 | 0.104 | | Full-subtractor | 0.257 | 2.0 | 1.028 | # 5.11 Fault analysis of the proposed QCA layout of the DG gate The stuck-at-fault analysis of the proposed DG gate is demonstrated here. Single stuck at fault and multiple stuck at fault have been considered to perform the analysis. To achieve 100% fault coverage simulation, the results are analyzed and the set of minimal test vectors is produced (Ma *et al.*, 2009). Table 12 shows the fault pattern of the DG gate. The test vector set <000, 111> has a fault coverage of 42.86%, and the test vector set <010, 100> has a fault coverage of 57.14%. Thus, the test vector set <000, 111, 010, 100> has a 100% fault coverage. The same test vector set can be employed to perform stuck-at-fault analysis for the proposed subtractors. ### 5.12 Defect analysis of the proposed QCA DG gate The analysis is performed for missing/additional QCA cells (Sen *et al.*, 2014). To detect possible faults for missing/additional cells, all the cells of different Table 11 Proposed QCA DG gate and existing reversible QCA gates | Reversible QCA circuit | Number of MVs and inverters used | Number of QCA cells | Total area (µm²) | Cell area (µm²) | Area usage (%) | Latency | |--------------------------------------|----------------------------------|---------------------|------------------|-----------------|----------------|---------| | Proposed DG gate | 7 MVs, 6 inverters | 123 | 0.104 | 0.040 | 38.43 | 1.00 | | Feynman gate (Das and De, 2016a) | 3 MVs, 2 inverters | 43 | 0.038 | 0.014 | 36.84 | 0.75 | | Feynman gate (Debnath et al., 2017) | 3 MVs, 2 inverters | 54 | 0.037 | 0.017 | 46.15 | 0.75 | | TR gate (Akter et al., 2015) | 7 MVs, 4 inverters | 113 | 0.200 | 0.045 | 22.50 | 1.00 | | TR gate (Bahar et al., 2015) | 6 MVs, 5 inverters | 68 | 0.079 | 0.027 | 34.18 | 0.75 | | Fredkin gate (Das and De, 2016c) | 6 MVs, 2 inverters | 60 | 0.043 | 0.020 | 45.45 | 0.75 | | Fredkin gate (Das and De, 2016b) | 6 MVs, 2 inverters | 88 | 0.098 | 0.035 | 35.71 | 0.75 | | Toffoli gate (Das and De, 2016c) | 4 MVs, 2 inverters | 46 | 0.036 | 0.015 | 41.81 | 1.00 | | Peres gate (Abdullah-Al-Shafi, 2016) | 7 MVs, 4 inverters | 96 | 0.105 | 0.039 | 37.14 | 0.75 | | Peres gate (Das and De, 2016c) | 7 MVs, 4 inverters | 85 | 0.068 | 0.028 | 40.47 | 1.00 | | RUG gate (Das et al., 2016c) | 7 MVs, 4 inverters | 106 | 0.086 | 0.035 | 40.15 | 1.00 | | NFT gate (Bahar et al., 2015) | 9 MVs, 3 inverters | 128 | 0.142 | 0.051 | 35.91 | 0.50 | | BVU gate (Bahar et al., 2015) | 6 MVs, 4 inverters | 82 | 0.100 | 0.033 | 33.00 | 0.50 | Table 12 Fault analysis of the DG gate | | Table 12 | Tauit anaig | ysis of the DG | gaic | | | | | |-----------------------|-----------------|-------------|----------------|---------------|--|--|--|--| | I/O | Fault type | Test vector | Expected | Faulty output | | | | | | | raun type | (ABC) | output (PQR) | (PQR) | | | | | | Single stuck at fault | | | | | | | | | | A | Stuck at 0 | 111 | 111 | 001 | | | | | | A | Stuck at 1 | 000 | 010 | 101 | | | | | | B | Stuck at 0 | 111 | 111 | 100 | | | | | | B | Stuck at 1 | 000 | 010 | 000 | | | | | | C | Stuck at 0 | 111 | 111 | 110 | | | | | | C | Stuck at 1 | 000 | 010 | 011 | | | | | | P | Stuck at 0 | 111 | 111 | 001 | | | | | | P | Stuck at 1 | 000 | 010 | 101 | | | | | | Q | Stuck at 0 | 111 | 111 | 100 | | | | | | Q | Stuck at 1 | 000 | 010 | 000 | | | | | | R | Stuck at 0 | 111 | 111 | 110 | | | | | | R | Stuck at 1 | 000 | 010 | 011 | | | | | | Multip | ole stuck at fa | ıult | | | | | | | | AB | Stuck at 0 | 100 | 101 | 010 | | | | | | AB | Stuck at 1 | 100 | 101 | 110 | | | | | | BC | Stuck at 0 | 010 | 000 | 010 | | | | | | BC | Stuck at 1 | 010 | 000 | 001 | | | | | | AC | Stuck at 0 | 100 | 101 | 010 | | | | | | AC | Stuck at 1 | 100 | 101 | 100 | | | | | | PQ | Stuck at 0 | 100 | 101 | 010 | | | | | | PQ | Stuck at 1 | 100 | 101 | 110 | | | | | | QR | Stuck at 0 | 010 | 000 | 010 | | | | | | QR | Stuck at 1 | 010 | 000 | 001 | | | | | | PR | Stuck at 0 | 100 | 101 | 010 | | | | | | PR | Stuck at 1 | 100 | 101 | 100 | | | | | | ABC | Stuck at 0 | 010 | 000 | 010 | | | | | | ABC | Stuck at 1 | 010 | 000 | 111 | | | | | | PQR | Stuck at 0 | 100 | 101 | 010 | | | | | | PQR | Stuck at 1 | 100 | 101 | 111 | | | | | layers of the DG gate are marked according to their grid positions (Fig. 18). For example, in layer 1, the cell just to the right side of input cell C is marked as D3, i.e., Dth row and 3rd column. To perform this analysis, the proposed QCA DG gate has been simulated on QCADesigner for each single missing/additional cell. From the simulation results, all possible single missing cell-based faults are characterized and outlined in Table 13. For example, for the missing cell at position A6, the output is 010. To detect this kind of fault, the test vector 001 can be employed. For test vector 001, the expected output is 011. Thus, comparing the mismatch in the parity bit between the expected output 011 and faulty output 010, the fault for the missing cell at position A6 can be detected. Similarly, the faults for other missing cells can be detected by applying suitable test vectors. All of the possible single additional cell based defects of the proposed QCA DG gate have been characterized in Table 14. For example, if an extra cell is added at position A13, the faulty output 010 will be produced. The test vector 001 can be employed to identify the parity mismatch between expected output 011 and faulty output 010. Similarly, the fault for other additional cells can be detected by applying suitable test vectors. The same procedure can be applied to achieve the defects due to a single missing/additional cell for the proposed subtractors. Fig. 18 Different layers of the proposed QCA circuit of the DG gate: (a) layer 1; (b) layer 2; (c) layer 3 Table 13 Fault characterization due to a missing cell | | Table 13 Fault characterization due to a missing cen | | | | | | | | |----------------|------------------------------------------------------|--------------|---------------|----------------|-------------|--------------|---------------|--| | Missing cell | Test vector | Expected | Faulty output | Missing cell | Test vector | Expected | Faulty output | | | position | (ABC) | output (PQR) | (PQR) | position | (ABC) | output (PQR) | (PQR) | | | Layer 1 | | | | Layer 1 | | | | | | A6-A8, A12, | 001 | 011 | 010 | 02-03, 09- | 011 | 001 | 011 | | | B6, B13 | | | | O19, O13 | | | | | | A9–A11 | | Fault free | | P9, P11–P12, | 011 | 001 | 011 | | | C6, C13, D3 | 011 | 001 | 000 | Q9 | | | | | | D6, D13, E13 | 000 | 010 | 011 | Q13, S9–S11 | 000 | 010 | 000 | | | D9-D12 | 001 | 011 | 010 | R6, R9, R13, | 011 | 001 | 011 | | | E6, E11, F6 | 011 | 001 | 000 | S7, S8 | | | | | | F10, G10, | 100 | 101 | 100 | S12 | 001 | 011 | 001 | | | H6–H9 | | | | S13–S14, T15 | 011 | 001 | 011 | | | F13, G13, | 000 | 010 | 011 | Layer 2 | | | | | | H10–H12, J6 | | | | D3 | 001 | 011 | 010 | | | G6 | 011 | 001 | 000 | D9 | 000 | 010 | 011 | | | H13, I6, J4–J5 | 100 | 101 | 100 | <i>K</i> 3 | 100 | 101 | 100 | | | K3, K6, L6 | 100 | 101 | 100 | O3, O9 | 011 | 001 | 011 | | | M2-M5 | 000 | 010 | 101 | Layer 3 | | | | | | M6 | 000 | 010 | 011 | D3, K3, L3, N3 | 000 | 010 | 011 | | | M7-M11 | 000 | 010 | 100 | D4-D8 | 001 | 011 | 010 | | | M12, N6, O6, | | Fault free | | D9 | 000 | 010 | 011 | | | P6, Q6 | | | | <i>M</i> 3 | | Fault free | | | | M13, P13 | 000 | 010 | 000 | O3-O9 | 011 | 001 | 011 | | | N13 | 100 | 101 | 111 | | | | | | Table 14 Fault characterization due to an additional cell | Additional cell | Test vector | Expected | Faulty output | Additional cell | Test vector | Expected | Faulty output | |-------------------|-------------|--------------|---------------|-----------------|-------------|--------------|---------------| | position | (ABC) | output (PQR) | (PQR) | position | (ABC) | output (PQR) | (PQR) | | A13, C14 | 001 | 011 | 010 | O11, P10 | 010 | 000 | 010 | | E10, F11, I11, I7 | 100 | 101 | 100 | <i>Q</i> 14 | 100 | 101 | 111 | | J3 | 111 | 111 | 110 | R7, S6 | 010 | 000 | 010 | | K4, K7 | 100 | 101 | 100 | S15 | 001 | 011 | 001 | | L5, L7 | 101 | 100 | 101 | T10 | 010 | 000 | 010 | | N8 | 111 | 111 | 101 | T14 | 101 | 100 | 110 | | N9, N10 | 010 | 000 | 010 | | | | | #### 6 Conclusions In this paper, a new reversible binary subtractor has been achieved through QCA technology. The simulation results demonstrate that all the circuits work efficiently and produce proper results. The proposed circuits are optimized and more cost effective than the state-of-the-art circuits. QCA-based design of reversible circuits has a lower quantum cost than traditional design. The defect analysis is useful for fault-free implementation of the designs. The proposed reversible subtractors can be useful in achieving nanoscale, faster, dedicated units of the subtractor for digital signal processing for nanocommunication. The proposed circuit can also be used as a future implementation of a QCA nano processor and quantum computers. This work can be considered an important contribution to the QCAbased reversible logic community, along with design and implementation of binary subtractors. #### References - Abdullah-Al-Shafi, M., 2016. Synthesis of Peres and R logic circuits in nanoscopic scale. *Commun. Appl. Electron.*, 4(1):20-25. https://doi.org/10.5120/cae2016652004 - Akter, R., Islam, N., Waheed, S., 2015. Implementation of reversible logic gate in quantum dot cellular automata. *Int. J. Comput. Appl.*, **109**(1):41-44. https://doi.org/10.5120/19155-0591 - Arjmand, M.M., Soryani, M., Navi, K., 2013. Coplanar wire crossing in quantum cellular automata using a ternary cell. *IET Circ. Dev. Syst.*, 7(5):263-272. https://doi.org/10.1049/iet-cds.2012.0366 - Bahar, A.N., Waheed, S., Hossain, N., 2015. A new approach of presenting reversible logic gate in nanoscale. *Springer-Plus*, 4:153. https://doi.org/10.1186/s40064-015-0928-4 - Das, J.C., De, D., 2012. Quantum dot-cellular automata based cipher text design for nano-communication. Proc. Int. Conf. on Radar, Communication and Computing, p.224-229. https://doi.org/10.1109/ICRCC.2012.6450583 - Das, J.C., De, D., 2015. Reversible binary to grey and grey to binary code converter using QCA. *IETE J. Res.*, **61**(3): 223-229. - https://doi.org/10.1080/03772063.2015.1018845 - Das, J.C., De, D., 2016a. Quantum-dot cellular automata based reversible low power parity generator and parity checker design for nanocommunication. *Front. Inform. Technol. Electron. Eng.*, **17**(3):224-236. https://doi.org/10.1631/FITEE.1500079 - Das, J.C., De, D., 2016b. User authentication based on quantum-dot cellular automata using reversible logic for secure nanocommunication. *Arab. J. Sci. Eng.*, **41**(3):773-784. https://doi.org/10.1007/s13369-015-1870-z - Das, J.C., De, D., 2016c. Optimized design of reversible gates - in quantum dot-cellular automata: a review. *Rev. Theor. Sci.*, **4**(3):279-286. - https://doi.org/10.1166/rits.2016.1062 - Das, J.C., De, D., 2016d. Novel low power reversible encoder design using quantum-dot cellular automata. *J. Nanoelectron. Optoelectron.*, 11(4):450-458. https://doi.org/10.1166/jno.2016.1932 - Das, J.C., De, D., 2016e. Novel low power reversible binary incrementer design using quantum-dot cellular automata. *Microproc. Microsyst.*, 42:10-23. https://doi.org/10.1016/j.micpro.2015.12.004 - Das, J.C., De, D., 2016f. Reversible comparator design using quantum dot-cellular automata. *IETE J. Res.*, **62**(3):323-330. https://doi.org/10.1080/03772063.2015.1088407 - Das, J.C., Debnath, B., De, D., 2015. Image steganography using quantum dot-cellular automata. *Quant. Matter*, 4(5):504-517. https://doi.org/10.1166/qm.2015.1225 - Das, K., De, D., 2010a. Novel approach to design a testable conservative logic gate for QCA implementation. IEEE 2nd Int. Advance Computing Conf., p.82-87. https://doi.org/10.1109/IADCC.2010.5423034 - Das, K., De, D., 2010b. Characterization, test and logic synthesis of novel conservative and reversible logic gates for QCA. *Int. J. Nanosci.*, 9(3):201-214. https://doi.org/10.1142/S0219581X10006594 - Das, K., De, D., 2011. Characterisation, applicability and defect analysis for tiles nanostructure of quantum dot cellular automata. *Mol. Simul.*, **37**(3):210-225. https://doi.org/10.1080/08927022.2010.536543 - Das, K., De, D., De, M., 2013. Realisation of semiconductor ternary quantum dot cellular automata. *IET Micro Nano Lett.*, **8**(5):258-263. https://doi.org/10.1049/mnl.2012.0618 - Debnath, B, Das, J.C., De, D., 2017. Reversible logic-based image steganography using quantum dot cellular automata for secure nanocommunication. *IET Circ. Dev. Syst.*, **11**(1):58-67. https://doi.org/10.1049/iet-cds.2015.0245 - Dehghan, B., Roozbeh, A., Zare, J., 2014. Design of low power comparator using DG gate. *Circ. Syst.*, **5**(1):7-12. https://doi.org/10.4236/cs.2014.51002 - Dey, A., Das, K., De, D., *et al.*, 2012. Probabilistic defect analysis model for quantum dot cellular automata design at analytical phase. *Int. J. Comput. Appl.*, **55**(7):33-41. https://doi.org/10.5120/8768-2693 - Farazkish, R., Khodaparast, F., 2015. Design and characterization of a new fault-tolerant full-adder for quantum-dot cellular automata. *Microprocess. Microsyst.*, **39**(6):426-433. https://doi.org/10.1016/j.micpro.2015.04.004 - Ghosh, B., Agarwal, A., Akram, M.W., 2014a. An efficient quantum-dot cellular automata multi-bit adder design using 5-input majority gate. *Quant. Matter*, **3**(5):448-453. https://doi.org/10.1166/qm.2014.1145 - Ghosh, B., Giridhar, M., Nagaraju, M., *et al.*, 2014b. Ripple carry adder using five input majority gates in quantum dot cellular automata. *Quant. Matter*, **3**(6):495-498. https://doi.org/10.1166/qm.2014.1152 - Gladshtein, M., 2013. Design and simulation of novel adder/ subtractors on quantum-dot cellular automata: radical departure from Boolean logic circuits. *Microelectron. J.*, - 44(6):545-552. - https://doi.org/10.1016/j.mejo.2013.03.013 - Hashemi, S., Navi, K., 2014. Reversible multiplexer design in quantum-dot cellular automata. *Quant. Matter*, 3(6):523-528. https://doi.org/10.1166/qm.2014.1158 - Hayati, M., Rezaei, A., 2014. New approaches for modeling and simulation of quantum-dot cellular automata. *J. Comput. Electron.*, **13**(2):537-546. https://doi.org/10.1007/s10825-014-0565-0 - Hennessy, K., Lent, C.S., 2001. Clocking of molecular quantum-dot cellular automata. *J. Vac. Sci. Technol. B*, **19**(5):1752-1755. https://doi.org/10.1116/1.1394729 - Hung, W.N.N., Song, X.Y., Yang, G.W., et al., 2006. Optimal synthesis of multiple output Boolean functions using a set of quantum gates by symbolic reachability analysis. IEEE Trans. Comput.-Aided Des. Integr. Circ. Syst., 25(9): 1652-1663. https://doi.org/10.1109/TCAD.2005.858352 - ITRS, 2005. International Technology Roadmap for Semiconductors. http://www.itrs.net - Janez, M., Pecar, P., Mraz, M., 2012. Layout design of manufacturable quantum-dot cellular automata. *Microelectron. J.*, **43**(7):501-513. https://doi.org/10.1016/j.mejo.2012.03.007 - Karim, F., Walus, K., 2014. Calculating the steady-state polarizations of quantum cellular automata (QCA) circuits. J. Comput. Electron., 13(3):569-584. https://doi.org/10.1007/s10825-014-0573-0 - Kianpour, M., Sabbaghi-Nadooshan, R., 2014. A conventional design and simulation for CLB implementation of an FPGA quantum-dot cellular automata. *Microprocess. Microsyst.*, **38**(8):1046-1062. https://doi.org/10.1016/j.micpro.2014.08.001 - Lakshmi, S.K., Rajakumar, G., Saminathan, A.G., 2015. Design and analysis of sequential circuits using nanotechnology based quantum dot cellular automata. *J. Nanoelectron. Optoelectron.*, **10**(5):601-610. https://doi.org/10.1166/jno.2015.1813 - Landauer, R., 1961. Irreversibility and heat generation in the computing process. *IBM J. Res. Dev.*, **5**(3):183-191. https://doi.org/10.1147/rd.53.0183 - Lent, C.S., Tougaw, P.D., 1997. A device architecture for computing with quantum dots. *Proc. IEEE*, 85(4):541-557. https://doi.org/10.1109/5.573740 - Lent, C.S., Tougaw, P.D., Porod, W., *et al.*, 1993. Quantum cellular automata. *Nanotechnology*, **4**(1):49-57. https://doi.org/10.1088/0957-4484/4/1/004 - Ma, X.J., Huang, J., Metra, C., *et al.*, 2009. Detecting multiple faults in one-dimensional arrays of reversible QCA gates. *J. Electron. Test.*, **25**(1):39-54. https://doi.org/10.1007/s10836-008-5078-y - Mano, M.M., Ciletti, M.D., 2011. Digital Design: with an Introduction to the Verilog HDL. Prentice Hall, India. - Orlov, A.O., Amlani, I., Bernstein, G.H., *et al.*, 1997. Realization of a functional cell for quantum-dot cellular automata. *Science*, **277**(5328):928-930. https://doi.org/10.1126/science.277.5328.928 - Ottavi, M., Pontarelli, S., DeBenedictis, E.P., *et al.*, 2011. Partially reversible pipelined QCA circuits: combining - low power with high throughput. *IEEE Trans. Nanotechnol.*, **10**(6):1383-1393. - https://doi.org/10.1109/TNANO.2011.2147796 - Pradhan, N., De, D., 2013. Spin transfer torque driven magnetic QCA cells. *In*: Giri, P., Goswami, D., Perumal, A. (Eds.), Advanced Nanomaterials and Nanotechnology. Springer Berlin Heidelberg, p.561-569. https://doi.org/10.1007/978-3-642-34216-5 56 - Saravanan, P., Kalpana, P., 2013. A novel and systematic approach to implement reversible gates in quantum dot cellular automata. WSEAS Trans. Circ. Syst., 12(10):307-316 - Sen, B., Dutta, M., Sikdar, B.K., 2014. Efficient design of parity preserving logic in quantum-dot cellular automata targeting enhanced scalability in testing. *Microelectron. J.*, **45**(2):239-248. https://doi.org/10.1016/j.mejo.2013.11.008 - Shah, N.A., Khanday, F.A., Iqbal, J., 2012. Quantum-dot cellular automata (QCA) design of multi-function reversible logic gate. *Commun. Inform. Sci. Manag. Eng.*, 2(4):8-18. - Smolin, J.A., DiVincenzo, D.P., 1996. Five two-bit quantum gates are sufficient to implement the quantum Fredkin gate. *Phys. Rev. A*, **53**(4):2855-2856. https://doi.org/10.1103/PhysRevA.53.2855 - Thapliyal, H., Ranganathan, N., 2009a. Conservative QCA gate (CQCA) for designing concurrently testable molecular QCA circuits. Proc. 22nd Int. Conf. on VLSI Design, p.511-516. https://doi.org/10.1109/VLSI.Design.2009.75 - Thapliyal, H., Ranganathan, N., 2009b. Design of efficient reversible binary subtractors based on a new reversible gate. IEEE Computer Society Annual Symp. on VLSI, p.229-234. https://doi.org/10.1109/ISVLSI.2009.49 - Thapliyal, H., Ranganathan, N., 2010. Reversible logic-based concurrently testable latches for molecular QCA. *IEEE Trans. Nanotechnol.*, **9**(1):62-69. https://doi.org/10.1109/TNANO.2009.2025038 - Thapliyal, H., Srinivas, M.B., Arabnia, H., 2005. Reversible logic synthesis of half, full and parallel subtractors. Proc. Int. Conf. on Embedded Systems and Applications, p.165-181. - Thapliyal, H., Ranganathan, N., Kotiyal, S., 2013. Design of testable reversible sequential circuits. *IEEE Trans. VLSI Syst.*, **21**(7):1201-1209. https://doi.org/10.1109/TVLSI.2012.2209688 - Vankamamidi, V., Ottavi, M., Lombardi, F., 2005. A line-based parallel memory for QCA implementation. *IEEE Trans. Nanotechnol.*, **4**(6):690-698. https://doi.org/10.1109/TNANO.2005.858589 - Yang, X.K., Cai, L., Kang, Q., *et al.*, 2012. Clocking misalignment tolerance of pipelined magnetic QCA architectures. *Microelectron. J.*, **43**(6):386-392. https://doi.org/10.1016/j.mejo.2012.02.005 - Zhang, R.M., Walus, K., Wang, W., *et al.*, 2004. A method of majority logic reduction for quantum cellular automata. *IEEE Trans. Nanotechnol.*, **3**(4):443-450. https://doi.org/10.1109/TNANO.2004.834177