Publishing Service

Polishing & Checking

Journal of Zhejiang University SCIENCE A

ISSN 1673-565X(Print), 1862-1775(Online), Monthly

A front-end automation tool supporting design, verification and reuse of SOC

Abstract: This paper describes an in-house developed language tool called VPerl used in developing a 250 MHz 32-bit high-performance low power embedded CPU core. The authors showed that use of this tool can compress the Verilog code by more than a factor of 5, increase the efficiency of the front-end design, reduce the bug rate significantly. This tool can be used to enhance the reusability of an intellectual property model, and facilitate porting design for different platforms.

Key words: System-On-Chip, Verilog, HDL, Verification, Reuse


Share this article to: More

Go to Contents

References:

<Show All>

Open peer comments: Debate/Discuss/Question/Opinion

<1>

Pratik<protik.seeker@gmail.com>

2010-10-15 04:17:23

yea even I can't download. Would be nice if u can check the link

Thanks

hans ziegler<hazi@eircom.net>

2010-07-29 06:31:26

Thanks

Please provide your name, email address and a comment





DOI:

10.1631/jzus.2004.1102

CLC number:

TN402

Download Full Text:

Click Here

Downloaded:

3666

Clicked:

9853

Cited:

1

On-line Access:

Received:

2003-03-18

Revision Accepted:

2003-06-12

Crosschecked:

Journal of Zhejiang University-SCIENCE, 38 Zheda Road, Hangzhou 310027, China
Tel: +86-571-87952276; Fax: +86-571-87952331; E-mail: jzus@zju.edu.cn
Copyright © 2000~ Journal of Zhejiang University-SCIENCE