| index | Title |
| 1 | Design and FPGA verification of a novel reliable real-time data transfer system Author(s):Yu-ping LIAN, Yan HAN, Ming-xu HUO, Jin-long CHEN, Yan ZHANG Clicked:8316 Download:4181 Cited:1 <Full Text> Journal of Zhejiang University Science A 2008 Vol.9 No.10 P.1406-1410 DOI:10.1631/jzus.A0720123 |
| 2 | High-performance hardware architecture of elliptic curve cryptography processor over GF(2163) Author(s):Yong-ping DAN, Xue-cheng ZOU, Zheng-lin LIU, Yu HAN, Li-hua YI Clicked:7090 Download:4386 Cited:5 <Full Text> Journal of Zhejiang University Science A 2009 Vol.10 No.2 P.301-310 DOI:10.1631/jzus.A0820024 |
| 3 | DPLL implementation in carrier acquisition and tracking for burst DS-CDMA receivers Author(s):GUAN Yun-feng, ZHANG Zhao-yang, Lai Li-feng Clicked:5736 Download:3295 Cited:1 <Full Text> Journal of Zhejiang University Science 2003 Vol.4 No.5 P.526-531 DOI:10.1631/jzus.2003.0526 |
| 4 | A VHDL application for kinematic equation solutions of multi-degree-of-freedom systems Author(s):Hüseyin Oktay Erkol, Hüseyin Demirel Clicked:9792 Download:4529 Cited:1 <Full Text> <PPT> 2967 Journal of Zhejiang University Science C 2014 Vol.15 No.12 P.1164-1173 DOI:10.1631/jzus.C1400120 |
| 5 | Side-channel attacks and learning-vector quantization Author(s):Ehsan Saeedi, Yinan Kong, Md. Selim Hossain Clicked:10471 Download:4288 Cited:0 <Full Text> Frontiers of Information Technology & Electronic Engineering 2017 Vol.18 No.4 P.511-518 DOI:10.1631/FITEE.1500460 |
| 6 | Recent advances in efficient computation of deep convolutional neural networks Author(s):Jian Cheng, Pei-song Wang, Gang Li, Qing-hao Hu, Han-qing Lu Clicked:11846 Download:4526 Cited:0 <Full Text> <PPT> 2606 Frontiers of Information Technology & Electronic Engineering 2018 Vol.19 No.1 P.64-77 DOI:10.1631/FITEE.1700789 |
| 7 | Correlation power attack on a message authentication code based on SM3 Author(s):Ye Yuan, Kai-ge Qu, Li-ji Wu, Jia-wei Ma, Xiang-min Zhang Clicked:9310 Download:3532 Cited:0 <Full Text> <PPT> 2204 Frontiers of Information Technology & Electronic Engineering 2019 Vol.20 No.7 P.930-945 DOI:10.1631/FITEE.1800312 |
| 8 | Design and implementation of various datapath architectures for the ANU lightweight cipher on an FPGA Author(s):Vijay Dahiphale, Gaurav Bansod, Ankur Zambare, Narayan Pisharoty Clicked:8104 Download:4065 Cited:0 <Full Text> <PPT> 2222 Frontiers of Information Technology & Electronic Engineering 2020 Vol.21 No.4 P.615-628 DOI:10.1631/FITEE.1800681 |
| 9 | Dynamic analysis, FPGA implementation, and cryptographic application of an autonomous 5D chaotic system with offset boosting Author(s):Sifeu Takougang Kingni, Karthikeyan Rajagopal, Serdar Çiçek, Ashokkumar Srinivasan, Anitha Karthikeyan Clicked:9730 Download:9105 Cited:0 <Full Text> Frontiers of Information Technology & Electronic Engineering 2020 Vol.21 No.6 P.950-961 DOI:10.1631/FITEE.1900167 |
| 10 | Vina-FPGA2: a high-level parallelized hardware-accelerated molecular docking tool based on the inter-module pipeline Author(s):Ming LING, Shidi TANG, Ruiqi CHEN, Xin LI, Yanxiang ZHU Clicked:557 Download:375 Cited:0 <Full Text> Frontiers of Information Technology & Electronic Engineering 2025 Vol.26 No.11 P.2215-2230 DOI:10.1631/FITEE.2400941 |
