CLC number:
On-line Access: 2024-08-27
Received: 2023-10-17
Revision Accepted: 2024-05-08
Crosschecked: 2020-12-22
Cited: 0
Clicked: 6340
Citations: Bibtex RefMan EndNote GB/T7714
Mengni BIE, Wei LI, Tao CHEN, Longmei NAN, Danyang YANG. An energy-efficient reconfigurable asymmetric modular cryptographic operation unit for RSA and ECC[J]. Frontiers of Information Technology & Electronic Engineering, 2022, 23(1): 134-144.
@article{title="An energy-efficient reconfigurable asymmetric modular cryptographic operation unit for RSA and ECC",
author="Mengni BIE, Wei LI, Tao CHEN, Longmei NAN, Danyang YANG",
journal="Frontiers of Information Technology & Electronic Engineering",
volume="23",
number="1",
pages="134-144",
year="2022",
publisher="Zhejiang University Press & Springer",
doi="10.1631/FITEE.2000325"
}
%0 Journal Article
%T An energy-efficient reconfigurable asymmetric modular cryptographic operation unit for RSA and ECC
%A Mengni BIE
%A Wei LI
%A Tao CHEN
%A Longmei NAN
%A Danyang YANG
%J Frontiers of Information Technology & Electronic Engineering
%V 23
%N 1
%P 134-144
%@ 2095-9184
%D 2022
%I Zhejiang University Press & Springer
%DOI 10.1631/FITEE.2000325
TY - JOUR
T1 - An energy-efficient reconfigurable asymmetric modular cryptographic operation unit for RSA and ECC
A1 - Mengni BIE
A1 - Wei LI
A1 - Tao CHEN
A1 - Longmei NAN
A1 - Danyang YANG
J0 - Frontiers of Information Technology & Electronic Engineering
VL - 23
IS - 1
SP - 134
EP - 144
%@ 2095-9184
Y1 - 2022
PB - Zhejiang University Press & Springer
ER -
DOI - 10.1631/FITEE.2000325
Abstract: RSA and ellipse curve cryptography (ECC) algorithms are widely used in authentication, data security, and access control. In this paper, we analyze the basic operation of the ECC and RSA algorithms and optimize their modular multiplication and modular inversion algorithms. We then propose a reconfigurable modular operation architecture, with a mix-memory unit and double multiply-accumulate structures, to realize our unified, asymmetric cryptosystem structure in an operational unit. Synthesized with 55-nm CMOS process, our design runs at 588 MHz and requires only 437 801 μm2 of hardware resources. Our proposed design takes 21.92 and 23.36 mW for 2048-bit RSA modular multiplication and modular inversion respectively, as well as 16.16 and 15.88 mW to complete 512-bit ECC dual-field modular multiplication and modular inversion respectively. It is more energy-efficient and flexible than existing single algorithm units. Compared with existing multiple algorithm units, our proposed method shows better performance. The operation unit is embedded in a 64-bit RISC-V processor, realizing key generation, encryption and decryption, and digital signature functions of both RSA and ECC. Our proposed design takes 0.224 and 0.153 ms for 256-bit ECC point multiplication in
[1]5G Infrastructure Public Private Partnership (5G PPP), 2016. View on 5G Architecture. White Paper. https://5g-ppp.eu/
[2]Chen GH, Zhu JM, Liu M, et al., 2010. Dual-field modular multiplication algorithm and modular inversion algorithm with VLSI implementation. J Electron Inform Technol, 32(9):2095-2100 (in Chinese). doi: 10.3724/SP.J.1146.2009.01258
[3]Chen HM, Li Z, Xie TD, 2012. Optimal design of multiplier based on Radix-4 Booth encoding. Comput Eng, 38(1):233-235 (in Chinese). doi: 10.3969/j.issn.1000-3428.2012.01.076
[4]Choi P, Lee MK, Kim JH, et al., 2018. Low-complexity elliptic curve cryptography processor based on configurable partial modular reduction over NIST prime fields. IEEE Trans Circ Syst II, 65(11):1703-1707. doi: 10.1109/TCSII.2017.2756680
[5]Ding JN, Li SG, Gu Z, 2019. High-speed ECC processor over NIST prime fields applied with Toom–Cook multiplication. IEEE Trans Circ Syst I, 66(3):1003-1016. doi: 10.1109/TCSI.2018.2878598
[6]GSMA Intelligence, 2014. Understanding 5G: Perspectives on Future Technological Advancements in Mobile. White Paper. https://www.gsma.com/
[7]Gu Z, Li SG, 2019. A division-free Toom–Cook multiplication-based Montgomery modular multiplication. IEEE Trans Circ Syst II, 66(8):1401-1405. doi: 10.1109/TCSII.2018.2886962
[8]Ibrahim A, Gebali F, 2017. Scalable and unified digit-serial processor array architecture for multiplication and inversion over GF(2m). IEEE Trans Circ Syst I, 64(11):2894-2906. doi: 10.1109/TCSI.2017.2691353
[9]Kaya Koc C, Acar T, Kaliski BS, 1996. Analyzing and comparing Montgomery multiplication algorithms. IEEE Micro, 16(3):26-33. doi: 10.1109/40.502403
[10]Kuang SR, Wang JP, Chang KC, et al., 2013. Energy-efficient high-throughput Montgomery modular multipliers for RSA cryptosystems. IEEE Trans Very Large Scale Integr Syst, 21(11):1999-2009. doi: 10.1109/TVLSI.2012.2227846
[11]Kuang SR, Wu KY, Lu RY, 2016. Low-cost high-performance VLSI architecture for Montgomery modular multiplication. IEEE Trans Very Large Scale Integr Syst, 24(2):434-443. doi: 10.1109/TVLSI.2015.2409113
[12]Lee JW, Chung SC, Chang HC, et al., 2014. Efficient power-analysis-resistant dual-field elliptic curve cryptographic processor using heterogeneous dual-processing-element architecture. IEEE Trans Very Large Scale Integr Syst, 22(1):49-61. doi: 10.1109/TVLSI.2013.2237930
[13]Li B, Lei BJ, Zhang YL, et al., 2019. A novel and high-performance modular square scheme for elliptic curve cryptography over GF(p). IEEE Trans Circ Syst II, 66(4):647-651. doi: 10.1109/TCSII.2018.2867618
[14]Liu ZL, Liu DS, Zou XC, 2017. An efficient and flexible hardware implementation of the dual-field elliptic curve cryptographic processor. IEEE Trans Ind Electron, 64(3):2353-2362. doi: 10.1109/TIE.2016.2625241
[15]Miyamoto A, Homma N, Aoki T, et al., 2011. Systematic design of RSA processors based on high-radix Montgomery multipliers. IEEE Trans Very Large Scale Integr Syst, 19(7):1136-1146. doi: 10.1109/TVLSI.2010.2049037
[16]Next Generation Mobile Networks (NGMN), 2015. NGMN 5G. White Paper. https://www.ngmn.org/
[17]Xia JF, 2016. Design of RSA Key Pair Accelerating Circuit for Smart Card. MS Thesis, Huazhong University of Science and Technology, Wuhan, China (in Chinese).
Open peer comments: Debate/Discuss/Question/Opinion
<1>